久芯网

SN74ABTH182504APM

  • 描述:逻辑类型: 扫描测试通用总线收发器 电源电压: 4.5伏~5.5伏 电线数量: 20-Bit 供应商设备包装: 64-LQFP (10x10) 工作温度: -40摄氏度~85摄氏度 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:2-3 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 22

数量 单价 合计
1+ 80.05380 80.05380
200+ 30.97911 6195.82340
500+ 29.89066 14945.33100
1000+ 29.35690 29356.90000
  • 库存: 15077
  • 单价: ¥80.05381
  • 数量:
    - +
  • 总计: ¥1,761.18
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 德州仪器 (Texas)
  • 部件状态 可供货
  • 输出高电流, 输出低电流 32毫安, 64毫安
  • 电源电压 4.5伏~5.5伏
  • 工作温度 -40摄氏度~85摄氏度
  • 安装类别 表面安装
  • 逻辑类型 扫描测试通用总线收发器
  • 电线数量 20-Bit
  • 包装/外壳 64-LQFP
  • 供应商设备包装 64-LQFP (10x10)

SN74ABTH182504APM 产品详情

The 'ABTH18504A and 'ABTH182504A scan test devices with 20-bit universal bus transceivers are members of the Texas Instruments SCOPETM testability integrated-circuit family. This family of devices supports IEEE Standard 1149.1-1990 boundary scan to facilitate testing of complex circuit-board assemblies. Scan access to the test circuitry is accomplished via the 4-wire test access port (TAP) interface.

In the normal mode, these devices are 20-bit universal bus transceivers that combine D-type latches and D-type flip-flops to allow data flow in transparent, latched, or clocked modes. The test circuitry can be activated by the TAP to take snapshot samples of the data appearing at the device pins or to perform a self test on the boundary-test cells. Activating the TAP in the normal mode does not affect the functional operation of the SCOPETM universal bus transceivers.

Data flow in each direction is controlled by output-enable ( and ), latch-enable (LEAB and LEBA), clock-enable ( and ), and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A-bus data is latched whileis high and/or CLKAB is held at a static low or high logic level. Otherwise, if LEAB is low andis low, A-bus data is stored on a low-to-high transition of CLKAB. Whenis low, the B outputs are active. Whenis high, the B outputs are in the high-impedance state. B-to-A data flow is similar to A-to-B data flow, but uses the , LEBA, , and CLKBA inputs.

In the test mode, the normal operation of the SCOPETM universal bus transceivers is inhibited, and the test circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry performs boundary-scan test operations according to the protocol described in IEEE Standard 1149.1-1990.

Four dedicated test pins observe and control the operation of the test circuitry: test data input (TDI), test data output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry performs other testing functions such as parallel-signature analysis (PSA) on data inputs and pseudo-random pattern generation (PRPG) from data outputs. All testing and scan operations are synchronized to the TAP interface.

Improved scan efficiency is accomplished through the adoption of a one boundary-scan cell (BSC) per I/O pin architecture. This architecture is implemented in such a way as to capture the most pertinent test data. A PSA/COUNT instruction also is included to ease the testing of memories and other circuits where a binary count addressing scheme is useful.

Active bus-hold circuitry holds unused or floating data inputs at a valid logic level.

The B-port outputs of 'ABTH182504A, which are designed to source or sink up to 12 mA, include 25- series resistors to reduce overshoot and undershoot.

The SN54ABTH18504A and SN54ABTH182504A are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ABTH18504A and SN74ABTH182504APM are characterized for operation from -40°C to 85°C.

A-to-B data flow is shown. B-to-A data flow is similar but uses OEBA\, LEBA, CLKENBA\, and CLKBA.

Output level before the indicated steady-state input conditions were established

Feature

  • Members of the Texas Instruments SCOPETM Family ofTestability Products
  • Members of the Texas Instruments WidebusTM Family
  • Compatible With the IEEE Standard 1149.1-1990 (JTAG) TestAccess Port and Boundary-Scan Architecture
  • UBT TM (Universal Bus Transceiver) Combines D-TypeLatches and D-Type Flip-Flops for Operation in Transparent,Latched, or Clocked Mode
  • Bus Hold on Data Inputs Eliminates the Need for ExternalPullup Resistors
  • B-Port Outputs of 'ABTH182504A Devices Have Equivalent 25- Series Resistors, So NoExternal Resistors Are Required
  • State-of-the-Art EPIC-IIB TM BiCMOS Design
  • One Boundary-Scan Cell Per I/O Architecture Improves ScanEfficiency
  • SCOPE TM Instruction Set
    • IEEE Standard 1149.1-1990 Required Instructions and Optional CLAMP and HIGHZ
    • Parallel-Signature Analysis at Inputs
    • Pseudo-Random Pattern Generation From Outputs
    • Sample Inputs/Toggle Outputs
    • Binary Count From Outputs
    • Device Identification
    • Even-Parity Opcodes
  • Packaged in 64-Pin Plastic Thin Quad Flat (PM) Packages Using0.5-mm Center-to-Center Spacings and 68-Pin Ceramic Quad Flat (HV)Packages Using 25-mil Center-to-Center Spacings

SN74ABTH182504APM所属分类:通用总线功能,SN74ABTH182504APM 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74ABTH182504APM价格参考¥80.053806,你可以下载 SN74ABTH182504APM中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74ABTH182504APM规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部